# YAMAHA'L 5 I # YM3812 # FM OPERATOR TYPE-LII (OPLII) #### **OUTLINE:** The OPLII(FM OPERATOR type-LII) is an LSI IC which can be used as a sound generation system for computer apparatus, teletext instruments, etc. The OPLII employs frequency modulation for the melody sounds, and has rhythm sounds very close to those of natural musical instruments, making it possible to synthesize various tones by software control from a CPU. In addition, an LFO is built in to generate effects such as vibrato and tremolo, thus reducing the software load. The OPLII can be easily interfaced with the DAC YM3014. #### **■ FEATURES** - •FM sound generation system for realistic sound - Mode selection of simultaneous voicing of 9 sounds or 6 melody sounds and 5 rhythm sounds is possible. Both modes can produce various sounds. - Built-in vibrato oscillator/amplitude modulation oscillator (AM) - Composite sine wave speech synthesis also possible - Input/output TTL compatible - Si-gate CMOS-LSI - 5V single power supply YAMAHA CORPORATION: 1 YM3812 CATALOG CATALOG No.: LSI-2138123 1992. 4 # **■ PIN LAYOUT** | vss | $ \cdot $ | 24 | φΜ | |-----|-----------|----|-----| | IRQ | 2 | 23 | φSY | | īc | 3 | 22 | NC | | AO | 4 | 21 | мо | | WR | 5 | 20 | SH | | RD | 6 | 19 | NC | | cs | 7 | 18 | D7 | | NC | 8 | 17 | D6 | | NC | 9 | 16 | D5 | | DO | 10 | 15 | D4 | | Di | 11 | 14 | D3 | | GND | 12 | 13 | D2 | | | L | | ł | \*NC 'No Connection **TOP VIEW (24PIN DIP, 24 PIN SOP)** # **■ BLOCK DIAGRAM** # **■ DESCRIPTION OF PIN FUNCTIONS** a) $\phi M$ Master clock of OPL; input frequency is 3.58MHz. b) $\phi SY \cdot SH$ Clock (φSY) and Syncronization Signal (SH) to convert digital output of FM sound generator to analog signal. c) $\mathbf{D}_0 \sim \mathbf{D}_7$ 8 bit bidirectional data communication between OPLII and processor. d) $\overline{CS} \cdot \overline{RD} \cdot \overline{WR} \cdot A0$ Control data bus comprised of D0~D7. | CS | RD | WR | A0 | | |----|----|----|----|----------------------------------------| | 0 | 1 | 0 | 0 | Write address of register to OPL | | 0 | 1 | 0 | 1 | Write contents of register to OPL | | 0 | 0 | I | 0 | Status of OPL is read. | | 0 | 0 | 1 | 1 | Data of data bus not assured | | 1 | × | × | × | Set data bus D0 ~ D7 to high impedance | e) IRQ Interrupt signal sent from either of two timers. Interrupts can be masked by program. - f) $\overline{IC}$ Set the contents of registers to "0" and the system will be reset when driven to low level. - g) MO Digital output of FM sound generator. The external D/A convertor unit is necessary. - h) Vcc + 5V power supply pin - i) GNDGround pin # JENERAL FUNCTIONS OPLII has two voice modes: simultaneous voicing of 9 sounds, and 6 melody sounds and 5 rhythm sounds. Furthermore, these melody sounds can be produced with different voices at one time. Operation by software control makes the OPLII suitable as a sound generation system for computer-based apparatus such as game machines, teletext, etc. The frequency modulation system in the OPLII synthesizes tones with 2 operators in 9 channels. The resultant algorithms are expressed by the following formula. $$F_1 = I_1 \sin w_1 t + I_2 \sin w_2 t$$ —(1) $$F_2 = I_2 (w_1t + I_2 \sin w_2t) -(2)$$ where formula (1) shows the production of a tone by sine waves addition, and formula (2) shows a sine wave modulating another sine wave, i.e. frequency modulation. The synthesizer, which mixes several waveforms, and the noise generator are used to produce each individual rhythm sound. Five voices are available: Bass drum (BD), Snare drum (SD), High hat (HH), Top cymbal (TC), and Tom (TOM). The following 8 functional blocks detail the OPLII internal configuration. ### 1. Register array: Voice parameters and data for FM operation such as frequency data are set here. All the functions of the OPLII are controlled by the data set in this register array. # 2. Phase generator: This circuit generates the frequency of the operators (phase) data, which corresponds to the frequency data set in the register array, to determine the frequency of the operators. # 3. Envelope generator: This is a circuit which creates the envelope, that is the change in the sound over time that corresponding to the register data. # 4. Operator: The operator receives the phase data (wt) from the phasegenerator and the envelope data (I(t)) from the envelope generator, and computes I sin wt. #### 5. Accumulator: This accumulates the output levels of the operators at each sampling period (sampling is carried out at 50kHz), and converts them into data available for the DAC and interface. # 6. Vibrato/Amplitude modulation oscillator: This is a low frequency oscillator for vibrato and amplitude modulation. #### 7. Timer: General purpose timer applicable for variable length time settings. #### 8. Data bus controller. # **■ CONTENTS OF EACH REGISTER** | | Address | | |----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 01 | TEST information. Usually set to "0". On this stage the waveform is Sine wave and compatible with YM3526. If any waveform other than Sine wave will be selected, set D5 to "1". | | 2 | 02 | Times setting on timer 1. 80μs~20.4ms | | 3 | 03 | Times setting on timer 2. 320μs~82ms | | 4 | 04 | Controls the operation of timers 1 and 2 and resets interrupt signals. | | 5 | 08 | CSM is for the CSM speech synthesis modie. NOTE SEL is for switching the keyboard split by using the F-Number. | | 6 | 20~35 | MULTI controls the relationship between fundamental waves and harmonics. KSR is key scale of RATE. EG-TYPE is for the switching of Non Percussive Tone and Percussive Tone. 0 is for Percussive Tone and 1 is for Non Percussive Tone. VIB indicates the ON/OFF of vibrato. AM indicates the ON/OFF of modulation. | | 7 | 40~55 | TL provides a total level for adjustment of each sound level. KSL is the level key scale. | | 8 | 60~75 | DR sets the decay rate at the decay time. AR sets the rate of increase at the attack time. | | 9 | 80~95 | RR provides the decay rate at Release/Sustain time. SL provides the level for shifting from decay to sustain. | | 10 | A0~B8 | F-Number provides chords within one octave, Block represents octave information for each sound. KON indicates that the sound being generated when it is "1". | | 11 | BD | Controls rhythmic sounds and the corresponding bits for setting ON/OFF of each rhythm. When the R bit is 1, the system is in the rhythm mode. VIB DEP indicates the depth of vibrato. $0 = 7\emptyset$ , $1 = 14\emptyset$ . AM DEP indicates the depth of amplitude modulation. $0 = 1 \text{dB}$ , $1 = 4.8 \text{dB}$ . | | 12 | C0~C8 | FB indicates FM feedback factor. C indicates Sin wave synthesis or FM modulation. | | 13 | E0~F5 | Wave Select signal. When D5 of address \$01 is "1", four kinds of waveform can be selected. | Non Percussive Tone # **■ ELECTRICAL CHARACTERISTICS** # 1. Absolute Maximum Ratings | | Rating | Units | |-------------------------------|-----------------|-------| | Pin voltage | -0.3~7.0 | V | | Operating ambient temperature | 0 ~70 | °C | | Storage temperature | <b>−50 ~125</b> | °C | # 2. Recommended Operating Conditions | Item | Symbol | Minimum | Typical | Maximum | Unit | |----------------|--------|---------|---------|---------|------| | Davies voltage | Vcc | 4.5 | 5 | 5.5 | V | | Power voltage | GND | 0 | 0 | 0 | V | # 3. DC Characteristics | Item | | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |---------------------------------------|-------------------|------------------|-------------------|---------|---------|---------|------| | Input high level voltage | All input | Vih | | 2.0 | | | V | | Input low level voltage | All input | Vil | | | | 0.8 | V | | Input leak current | øм·WR·RD·Ao | ΙL | $Vin = 0 \sim 5V$ | -10 | | 10 | μΑ | | Three-state (OFF state) input current | D0 ~ D7 | ITSL | $Vin = 0 \sim 5V$ | -10 | | 10 | μА | | Output high level voltage | Output avaast IBO | Von | IOH1 = 0.4mA | 2.4 | | | V | | Output high level voltage | Output expect IRQ | Vo <sub>H2</sub> | IoH2 = 40μA | 3.3 | | | V | | Output low level voltage | All output | Vol | IoL = 2.0mA | | | 0.4 | V | | Output leak current (OFF state) | ĪRQ | ILOFF | VoH = 0 ~ 5V | -10 | | 10 | V | | Pullup resistance | ĪC, ČŠ | Ru | | 80 | | 400 | ΚΩ | | Input capacity | All input | CI | | | | 10 | pF | | Output capacity | All output | Co | | | | 10 | pF | | Power voltage | | Icc | | | | 30 | mA | # 4. AC Characteristics | Item | | Symbol | Conditions | Minimum | Typical | Maximum | Unit | |-------------------------|-------|-----------------|--------------------|---------|---------|---------|-------| | Input clock frequency | øM | fc | Fig. A-1 | 2.0 | 3.58 | 4.0 | MHz | | Input clock duty cycle | øM | | | 40 | 50 | 60 | % | | Input clock rise time | øM | tr | Fig. A-1 | | | | ns | | Input clock fall time | øM | tf | Fig. A-1 | | | | ns | | Address setup time | Ao | tas | Fig. A-2, Fig. A-3 | 10 | | | ns | | Address hold time | Ao | tан | Fig. A-2, Fig. A-3 | 20 | | | ns | | Chip select write width | CS | tcsw | Fig. A-2 | 100 | | | ns | | Chip select read width | CS | tcsr | Fig. A-3 | 200 | | | ns | | Write pulse write width | WR | tww | Fig. A-2 | 100 | | | ns | | Write data setup time | D0~D7 | tos | Fig. A-2 | 20 | | | ns | | Write data hold time | D0~D7 | to <sub>H</sub> | Fig. A-2 | 30 | | | ns | | Read pulse width | RD | trw | Fig. A-3 | 200 | | | ns | | Read data access time | D0~D7 | tacc | Fig. A-3 | | | 200 | ns | | Read data hold time | D0~D7 | trdh | Fig. A-3 | 10 | | | ns | | Output size time | øSY | tor1 | Fig. A-4 | | | 100 | ns | | Output rise time | MO·SH | tor2 | Fig. A-5 | | | 150 | ns | | Output fall time | øSY | tof1 | Fig. A-4 | | | 100 | ns | | Output fan tinte | MO·SH | toF2 | Fig. A-5 | | | 150 | ns | | Reset pulse width | ĪC | Nicw | Fig. A-6 | 80 | | | Cycle | # **REGISTER MAP** | ADDRESS | <b>D</b> 7 | )6 I | <b>)</b> 5 | D4 | <b>D</b> 3 | D <sub>2</sub> | Dı | $\mathbf{D}_0$ | COMMENT | |---------|-------------|------------------|-----------------------------------------------|----------------|---------------------|-----------------------------|------------------------|----------------|---------------------------------------| | 01 | | | į | TE | ST | | | | TEST DATA OF LSI | | | l | 1 | | | | | | | Ds indicates WAVE SELECT ENABLE. | | 02 | | | Ţ | ΊM | ER- | 1 | | | DATA OF TIMER-1 | | 03 | | | T | ΊM | ER- | 2 | , | | DATA OF TIMER-2 | | 04 | | MAS<br>Γ1 Τ | | | | | ST2 | ST1 | IRQ-RESET/CONTROL OF RIMER-1, 2 | | 08 | CSMS | EL | | | | | | | CSM SPEECH SYNTHESIS MODE/NOTE SELECT | | 20 | AM | VIB | <u> </u> | | | AM/VIB/EG-TYPE/KSR/MULTIPLE | | | | | 35 | | + | | | | | | | | | 40 | KSI | | | | Т | L | | | KSL/TOTAL LEVEL | | 55 | | | | | | | | | | | 60 | | AR DR | | | R | | ATTACK RATE/DECAY RATE | | | | 75 | | | | | | | | | , | | 80 | | SL | • | | , | R | R | | SUSTAIN RATE/RELEASE RATE | | 95 | | J.L | | K | | | | | | | A0 | | — <del> </del> - | F-N | Jum | ber | (L) | | • | | | A8 | | - | | | | (-) | | | | | ВО | | | KON | F-Num<br>BLOCK | | Num | KON/BLOCK/F-Number | | | | В8 | | | | | | | <b>(I</b> | H) | | | BD | DEI<br>AM V | | R | BD | SD | том | TC | НН | DEPTH(AM/VIB)/RHYTHM(BD·SD·TOM·TC·HH) | | CO | | FB C | | С | FEEDBACK/CONNECTION | | | | | | C8 | / | | | | <u> </u> | · | | <u> </u> | | | EO | | | _ | | | | W | vs | WAVE SELECT | | F5 | | | | | | | | | | # **■ STATUS REGISTERS** | | ELAC | ' ' | ٠ | - | | |-----|------|-----|---|-----|-------------------| | TRO | FLAG | | | - 1 | IPO/FI AG/T1 T2) | | INC | TIT2 | | | - 1 | IRQ/I LAG(11, 12) | | 1 1 | 1112 | | | . 1 | | # ■ TIMING DIAGRAMS (Timing is based upon settings of VIH = 2.0V and VIL = 0.8V) Fig. A-1 Clock Timing Fig. A-2 Write Timing Note: tcsw, tww, and twDH are based on either CS or WS being driven to high level. Fig. A-3 Read Timing Note: tacc is based on whichever of $\overline{CS}$ or $\overline{RD}$ goes to the low level last. $\overline{CS}$ or $\overline{RD}$ being driven to high level. 1 Fig. A-4 $\phi M$ and $\phi SY$ Fig. A-5 $\phi M$ and $SH \cdot MO$ Fig. A-6 Reset Pulse # **■ WAVE SELECT** When bit D<sub>5</sub> of address \$\phi 1\$ is "0", the OPLII is fully compatible with YM3526 (OPL); there are no differences between the two devices. If a sine wave is input in this mode, the output will be a sine wave like the input. When bit D<sub>5</sub> of address \$\phi 1\$ is "1", the input sine wave will be output as the distorted wave shown in Table 3-10. \$E0~\$F5 | D7 | D6 | D5 | D4 | D3 | D2 | Dı | D <sub>0</sub> | |----|----|----|----|----|----|----|----------------| | | / | / | / | | | 1 | VE<br>ECT | Table 3-10 Wave Select | Dı | D0 | Waveform | |----|----|----------| | 0 | 0 | 4 | | 0 | 1 | | | 1 | 0 | | | 1 | 1 | 11 | ### **■ DIMENSIONS** #### YM3812 The specifications of this product are subject to improvement changes without prior notice. # YAMAHA CORPORATION YAMAHA CORPORATION Address inquiries to: Osaka Office Semi-conductor Sales Department ■ Head Office 203, Matsunokijima, Toyooka-mura, Iwata-gun, Shizuoka-ken, 438-01 Electronic Equipment business section Tel. 0539-62-4918 Fax. 0539-62-5054 ■ Tokyo Office 2-17-11, Takanawa, Minato-ku, Tokyo, 108 Tel. 03-5488-5431 Fax. 03-5488-5088 3-12-9, Minami Senba, Chuo-ku, Osaka City, Osaka, 542 Shinsaibashi Plaza Bldg. 4F Tel. 06-252-7980 Fax. 06-252-5615 ■ U.S.A. Office YAMAHA Systems Technology. 100 Century Center Court, San Jose, CA95112 Tel. 408-467-2300 Fax. 408-437-8791 Fax. 408-437-8791 46616