Cromemco # 68000 Board Family Instruction Manual | | | | 1 | | |--|--|--|---|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **Cromemco**® 68000 Board Family Instruction Manual CROMEMCO, Inc. 280 Bernardo Avenue Mountain View, CA. 94043 Part No. 023-2016 May 1983 Copyright © 1982 CROMEMCO, Inc. All Rights Reserved This manual was produced using a Cromemco System Three computer with a Cromemco HDD-22 Hard Disk Storage System running under the Cromemco Cromix<sup>®</sup> Operating System. The text was edited with the Cromemco Cromix Screen Editor. The edited text was proofread by the Cromemco SpellMaster<sup>TM</sup> Program and formatted by the Cromemco Word Processing System Formatter II. Camera-ready copy was printed on a Cromemco 3355B printer. # TABLE OF CONTENTS | Chapter 1: INTRODUCTION | 1 | |-----------------------------------------------------------------|-------------------| | Chapter 2: THE DPU DUAL PROCESSOR UNIT | 3 | | Introduction | 3 | | Setup and Installation | 4 | | Switch Settings | 4 | | Jumper Selectable Options Installation | <b>4</b><br>5 | | Memory Support | 6 | | Input and Output | 6<br>7 | | Microprocessor Selection | 7 | | CPU Selection in a Hard Disk System | 9<br>10 | | Using a DPU in a Hard Disk System Using a DPU with an SDI/48KTP | 14 | | osing a Dro with an SDI/40Kir | , 4. <del>*</del> | | Chapter 3: THE MCU MEMORY CONTROL UNIT | 15 | | Introduction | 15 | | Setup and Installation | 16<br>16 | | Switch Settings<br>Jumper Selectable Options | 16 | | Installation | 16 | | Error Detection and Logging | 17 | | Chapter 4: THE MSU MEMORY STORAGE UNIT | 21 | | Introduction | 21 | | Setup and Installation | 21 | | Switch Settings | 21 | | Jumper Selectable Options | 23 | | Installation | 23 | | Chapter 5: BUS SIGNALS AND I/O PORT CHARACTERISTICS | 25 | | S-100 Bus Signals | 25 | | S-100 Bus/DPU Signal Definitions | 27 | | Address Bus Signals | 27<br>27 | | Control Input Signals<br>Control Output Signals | 28 | | Data Bus Signals | - 28 | | DMA Control Signals | 2·9<br>2·9 | | Status Signals | 1. 9 | | Utility Signals | 30 | |------------------------------|-----| | M Bus Signal Definitions | 31 | | Address and Data Signals | 31 | | Control Signals | 33 | | I/O Port Characteristics | 3 4 | | Interrupt Vector Translation | 36 | | Appendix A: LIMITED WARRANTY | 37 | ## SCHEMATICS DPU MCU 256MSU 512MSU # LIST OF TABLES AND FIGURES | | | DPU Specifications | <b>4</b><br>5<br>7 | |--------|-------|-----------------------------------------------|--------------------| | Figure | 2-1: | DPU Jumper Locations | 5 | | Figure | 2-2: | Memory Configurations | 7 | | Figure | 2-3: | WDI-II CPU Selection in a Hard Disk<br>System | 9 | | Figure | 2-4a: | WDI-II Modifications - Component Side | 11 | | Figure | | WDI-II Modifications - Solder Side | 12 | | Table | | MCU Specifications | 15 | | Figure | 3-1: | MCU Jumper Location | 16 | | Table | 3-2: | Memory Error Location by Chip Row | 17 | | Figure | 3-2: | Memory Error Location by Board, | | | - | | Chip Row, and Chip Column | 18 | | Table | 3-3: | Memory Error Location by Chip Column | 19 | | Table | 4-1: | 256MSU/512MSU Specifications | 21 | | Table | 4-2: | MSU Switch Settings | 22 | | Figure | 4-1: | 256MSU Switch | 22 | | Figure | 4-2: | 512MSU Switch | 23 | | Figure | | | | | | | Standard Cromemco System | 2.4 | | Figure | 4-4: | | 24 | | Table | 5-1: | S-100 BUS/DPU Signals | 26 | | Table | 5-2: | Status Signal States | 30 | | Table | 5-3: | <u>-</u> | 3 2 | # Chapter 1 #### INTRODUCTION The Cromemco 68000 board family is comprised of the **DPU** Dual Processor Unit, **MCU** Memory Control Unit, and **256MSU** & **512MSU** Memory Storage Units. Based on the Motorola MC68000 microprocessor chip, the Cromemco DPU introduces 32-bit computing speed and power to the Cromemco line of computers. The DPU is a Dual Processor Unit, also incorporating an 8-bit Z-80A microprocessor chip to ensure compatibility with existing software. Microprocessor selection is under software control, allowing the programmer to select the chip of choice for any particular application or routine. An existing Z-80 program, for example, may be run on the DPU with a subroutine or two rewritten in 68000 code to speed things up. And what about that program which doesn't quite all fit in main memory? With a 24-bit wide address bus, the MC68000 can address up to 16 Mbytes of memory. This is not bank-selected memory. The MC68000 can directly address each byte in up to 16 megabytes of RAM. The Cromemco MCU Memory Controller Unit acts as an interface between the S-100/IEEE-696 bus and the Cromemco M bus which connects the MCU to its associated MSUs. A single MCU works in conjunction with up to two MSU boards providing not only an interface, but an error detection, correction, and logging system. The Cromemco **256MSU** provides 128K 22-bit words, each of which includes six bits for error detection and correction. The **512MSU** provides 256K 22-bit words. This scheme allows all single-bit errors to be corrected and logged, and double-bit errors to be detected and logged. The Cromemco 68000 board family conforms to the S-100/IEEE-696 bus standard. Cromemco 68000 Board Family 2 # Chapter 2 #### THE DPU DUAL PROCESSOR UNIT #### INTRODUCTION The Cromemco DPU Dual Processor Unit incorporates two microprocessors on a single board. The MC68000 provides the power and speed of a new generation of 32 bit microprocessor chips while the Z-80A guarantees compatibility with most existing hardware and software. One of the two microprocessors is in charge of the bus at any given point in time, yielding control to the other as required by the software. The MC68000 microprocessor has 32-bit wide internal registers, a 16-bit wide external data bus, and a 24-bit wide external address bus. It can directly address 16 megabytes of memory and has 56 instruction types, 5 data types, and 14 address modes yielding an instruction set comprised of over 1000 instructions. These features make the MC68000 extremely fast and versatile. The Z-80A allows the DPU to maintain compatibility with most existing Cromemco hardware and software. The DPU can be used as a direct replacement for a ZPU board. Table 2-1 shows the operational specifications for the DPU board. and the second s #### Table 2-1: DPU SPECIFICATIONS Processors: MC68000 and Z-80A Clock Rate: MC68000 - 8MHz Z-80A - 4MHzSystem - 4MHz Instruction Set: MC68000 - over 1000 instructions in 56 main types Z-80A - 158 instructions including the 78 instructions of the 8080 processor Power-on Jump: Jumper selectable to any 4K memory boundary within the first 64K page. Preselected for standard Cromemco Processor Control: Software controlled switching between MC68000 and Z-80A. Bus: S-100/IEEE-696 Power Requirements: +8 volts @ 2.0 amps Operating Environment: 0 to 55 degrees C #### SETUP AND INSTALLATION #### Switch Settings There are no switches on the DPU. # Jumper Selectable Options The Cromemco DPU board is ready to be used in your Cromemco system as it is shipped from the factory. There are three jumpers which may be used for experimental purposes. The locations of these jumpers are shown in Figure 2-1. Bus Selection Jumper - This jumper is not needed when using Cromemco boards. Figure 2-1: DPU JUMPER LOCATIONS Memory Refresh Rate - This jumper is not needed when using Cromemco boards. As shipped from the factory, there is a trace between the common node and the X2 solder pad. During MC68000 operation, this causes a refresh cycle to be inserted approximately every 16 microseconds. Cutting this trace and installing a jumper between the common node and the X1 solder pad doubles the time between refresh cycles. Power Up Address - This jumper is not needed in standard Cromemco systems. The power up address is factory set to C000h. This set of jumpers allows the address at which execution starts to be changed. #### Installation Turn off all power to the system and unplug it before installing or removing any circuit board. The DPU is independent of all other boards and may be installed in any available bus slot. No cables are connected to the DPU. #### MEMORY SUPPORT The DPU supports both vertical and horizontal memory configurations. Horizontal memory, arranged in banks, is used by the 8-bit Cromix Operating System. This memory configuration allows the operating system contained in one 64 Kbyte bank to select one of up to six banks of 64 Kbytes each. This provides a total of 448 Kbytes of addressable memory. Horizontal memory requires the use of Cromemco 64KZ memory boards and does not support the D-series Cromix Operating System. CDOS and the 8-bit Cromix Operating System are supported by horizontal memory configurations. Vertical memory is used by the D-series Cromix Operating System. This memory configuration allows the operating system to directly address up to 16 Mbytes of memory without the use of bank selection techniques. Vertical memory requires the use of Cromemco MSU series boards together with an MCU. CDOS is not supported by vertical memory configurations. All Cromemco I/O boards are compatible with a DPU configured with vertical memory except the SDI/48KTP and the original WDI. Refer to the sections of this chapter entitled Using a DPU in a Hard Disk System and Using a DPU with an SDI/48KTP. Vertical and Horizontal memory cannot be combined within a single system. DO NOT use 64KZ boards in the same system with MSU series boards. #### INPUT AND OUTPUT While in the Z-80A mode of operation, the DPU performs input and output functions by executing Z-80 in and out instructions which specify the desired values and ports. While in the MC68000 mode of operation, the DPU performs input and output functions by reading and writing from and to the top bytes of memory (i.e., FFFF00h - FFFFFFh). This area of memory is mapped by the DPU firmware to correspond to ports 0 - FFh. In both modes of operation, port FFh is reserved for switching from one microprocessor to the other. Refer to the following section for an example of I/O using each microprocessor. Figure 2-2: MEMORY CONFIGURATIONS #### MICROPROCESSOR SELECTION The DPU board automatically starts up in the Z-80A mode of operation. When a 1 is output to port FFh, the DPU switches to the MC68000 mode of operation. The first time the MC68000 is used after the power is turned on or the computer is reset, the MC68000 obtains its stack pointer (sp) from location 0 and its program counter (pc) from location 4. Subsequently, when control is switched from the Z-80A to the MC68000, the program continues execution as though it had not been interrupted. The following Z-80 instructions initiate MC68000 operation with the stack at 6000h and a starting address of 7000h. On subsequent calls to the MC68000, only the two instructions with the comment switch control to the MC68000 are needed because the stack pointer and program counter have already been established. ``` 1d hl, intdat ; initialize sp & pc 1d de,0 ld bc,8 ldir 1d a,l ; switch control to Offh,a ; MC68000 out 0, 0, 60h, 0 0, 0, 70h, 0 intdat: db ; location of stack ; starting address đb ``` To switch from the MC68000 mode of operation to the Z-80A mode, output a $\bf 0$ to port FFh. This may be done by writing to the top 64K of memory as follows. move.b #0,0ffffffh The 24-bit address to which the zero is moved may be thought of in three segments. The first $\mathbf{ff}$ indicates that the top 64K of memory is to be used. This is the area of memory which has been reserved for memory mapped I/O. The second $\mathbf{ff}$ is mandatory. The last $\mathbf{ff}$ is the port address. # CPU SELECTION IN A HARD DISK SYSTEM The WDI-II, as received from the factory, is ready for use in a system using a ZPU central processor. The CPU selection circuit traces can be cut and new jumpers installed for the DPU. The jumper locations for each CPU are shown in Figure 2-3. Refer to the following section entitled Using a DPU in a Hard Disk System. Figure 2-3: WDI-II DPU SELECTION IN A HARD DISK SYSTEM #### USING A DPU IN A HARD DISK SYSTEM The DPU is not compatible with the WDI hard disk interface board. The WDI-II revision B boards require modification for proper operation with the DPU. All WDI-II boards require proper CPU jumper selection for use with a DPU. This selection is made at the factory when the DPU comes installed in a system. When the WDI-II is received separately, verify that the DPU central processor has been selected. Refer to Figure 2-3. #### WARNING Use of a WDI, an unmodified WDI-II revision B, or an improperly jumpered WDI-II with a DPU may result in loss of data from the hard disk. Verify proper operation of the hard disk as described in Step 17 below before proceeding. The following modifications should only be made by your authorized Cromemco dealer or service facility. These modifications are to be made only to WDI-II revision B boards. Figures 2-4a and 2-4b show the required modifications. - 1. Turn off the system power and unplug the system. If the board is installed in a system, remove it. - 2. Remove the nut and insulating screw which secure IC25. Bend IC25 until it is perpendicular to the board. - 3. Place the board on the work area with the component side up. - 4. Cut pins 2, 5, 6, and 7 of IC26, and pin 2 of IC6, as near to the board as is possible. Bend the pins out and up until they are parallel to the board surface. Figure 2-4a: WDI-II MODIFICATIONS - COMPONENT SIDE - 5. Solder a 2-inch insulated jumper wire to pin 7 of IC26. Feed the jumper wire through the hole near the bottom right side of IC26. - 6. Solder a 2-inch insulated jumper wire to pin 6 of IC26. Feed the jumper wire through the hole near the bottom left side of IC26. - 7. Turn the board over so that the component side is down. Solder the jumper from pin 7 of IC26 to the board at the solder pad which was connected to pin 6 of IC26. - 8. Solder the jumper from pin 6 of IC26 to the board at the solder pad which was connected to pin 7 of IC26. - 9. Solder a bare jumper wire between pins 4 and 5 of IC26. Make sure that the jumper is not shorted to the trace that passes between pins 4 and 5. - 10. Solder an insulated jumper wire between the solder pads of pin 2 of IC6 and pin 3 of IC3. - 11. Turn the board over so that the component side is up. Solder an insulated jumper wire between pin 2 of IC26 and pin 3 of IC29. - 12. Bend IC25 back to its original position. Secure IC25 with the nut and insulating screw which were removed in Step 2. - 13. Verify that the CPU selection jumper is in the ZPU position. The jumper is at the top of IC6 in the form of a circuit trace on the circuit side of the board. If the board has been previously jumpered, it may be necessary to remove the existing jumper and install a new jumper in the ZPU position. - 14. Install the WDI-II in the system. Attach the hard disk drive cable to connector J2. - 15. Plug the system in and turn on the power. - 16. Boot the system using a floppy disk. DO NOT access the hard disk at this time. If you are using a Cromix system, do not boot up on the hard disk and do not mount the hard disk until you have verified that it is operating properly. 17. When using the Cromix Operating System, use the Dump utility to verify proper hard disk operation. Enter the following command (with the hard disk still not mounted). Substitute hdl or hd2 for hd0 as appropriate. # dump /dev/hd0 When using CDOS, use the Dir utility to verify proper hard disk operation. Enter the following command. Substitute f or g for e as appropriate. #### dir e: 18. If the dump is normal and there are no hard disk error messages displayed, the hard disk is operating properly and it may be mounted or established as the root device. If error messages are displayed, check all cables and then check all modifications. Do not mount the hard disk until it can be dumped without any error messages being displayed. #### USING A DPU WITH AN SDI/48KTP The D-series Cromix Operating System and the MCU/MSU boards will not support an SDI graphics system. The DPU may be used with CDOS or an 8-bit Cromix system incorporating 64KZ memory boards in conjunction with an SDI graphics system. #### Chapter 3 #### THE MCU MEMORY CONTROL UNIT #### INTRODUCTION The MCU Memory Control Unit performs three functions in a DPU based system. The MCU controls DPU access to MSU memory boards, provides the operating system with information about errors discovered by the error detection circuits, and corrects single-bit errors. A modified Hamming algorithm is used for error detection and correction. This method can detect and correct single-bit errors and can detect double-bit errors. Error logging data indicates the MSU board on which each error occurred, the chip row, and, for single-bit errors, the chip column. Error logging provides an early indication of impending memory problems and the necessary information for quick service, should it be required. Table 3-1 shows the operational specifications for the MCU board. Table 3-1: MCU SPECIFICATIONS Support Capacity: Up to two MSU memory storage boards. Addressable Memory Locations: 16 megabytes Buses: Directly compatible with S-100/IEEE-696. The M bus connects MCU and MSU boards. Power Requirements: +8 volts @ 1.5 amps Operating Environment: 0 to 55 degrees C #### SETUP AND INSTALLATION # Switch Settings There are no switches on the MCU. # Jumper Selectable Options The Cromemco MCU board is ready to be used in your Cromemco system as it is shipped from the factory. There is one set of jumpers which may be used to change the I/O address for experimental purposes. The location of this jumper is shown in Figure 3-1. Figure 3-1: MCU JUMPER LOCATION ### Installation Please refer to Chapter 4 for installation information. \_ \* \* \* · . #### ERROR DETECTION AND LOGGING Please refer to I/O Port Characteristics in Chapter 5 while reading this section. An error is reported by bit D7 of the Control Read byte and the red LED on the MCU board. After the error has been logged by the operating system, this bit may be cleared and the light turned off by the Clear Error command. Error correction will continue regardless of the state of this bit. Note: When the system is first turned on, the Error Status bit is set which turns the red LED on. The bit should immediately be cleared by sending the Clear Error byte (all zeros) to port 45h Out. Determining the chip which caused the error is a three step process. The MSU board, the chip row, and the chip column must be identified. Refer to Figure 3-2. The MSU ID byte identifies the board on which the error occurred. Convert the MSU ID byte to binary and match, from left to right, the switch settings on the MSU boards. The 512MSUs have only five switch bits to match while the 256MSUs have six. An MSU ID byte containing zeroes in the five (512MSU) or six (256MSU) most significant binary positions indicate the MSU board addressed at zero. Refer to Table 4-2 for a list of binary values of switches for boards at different memory locations. The **Chip Row ID** bits identify the row in which the error occurred. Refer to Table 3-2. Table 3-2: MEMORY ERROR LOCATION BY CHIP ROW | Chip Row ID | Status Bits<br>D5* D4 | |-------------|-----------------------| | 0 | 0 0 | | 1 | 0 1 | | 2 | 1 0 | | 3 | 1 1 | <sup>\*</sup>Ignore D5 and rows 2 and 3 when MSU ID byte indicates error on 256MSU. Figure 3-2: MEMORY ERROR LOCATION BY BOARD, CHIP ROW, AND CHIP COLUMN Table 3-3: MEMORY ERROR LOCATION BY CHIP COLUMN | Chip<br>Column | Syndrome Code Bits | | | | | | | | |----------------------------|--------------------|------------------|-----------------------|-----------------------|-----------------------|-----------------------|------------------|--| | | | <b>D</b> 5 | D4 | D3 | D2 | Dl | D <b>0</b> | | | 00<br>01<br>02<br>03<br>04 | | 1<br>1<br>1<br>1 | 1<br>1<br>0<br>0 | 0<br>0<br>0<br>1<br>1 | 1<br>0<br>0<br>1 | 0<br>1<br>0<br>0 | 0<br>0<br>1<br>0 | | | 05<br>06<br>07<br>08<br>09 | | 1<br>1<br>0<br>0 | 0<br>0<br>0<br>1<br>1 | 1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 0<br>0<br>1<br>0 | 1<br>1<br>0<br>0 | | | 10<br>11<br>12<br>13<br>14 | | 0<br>0<br>0<br>0 | 1<br>1<br>0<br>0 | 0<br>0<br>0<br>1<br>1 | 1<br>1<br>0<br>1 | 1<br>0<br>1<br>1<br>0 | 0<br>1<br>1<br>0 | | | 15<br>16<br>17<br>18<br>19 | | 0<br>1<br>1<br>1 | 0<br>1<br>1<br>1 | 1<br>1<br>1<br>0 | 0<br>1<br>1<br>0<br>1 | 1<br>0<br>1 | 1<br>0<br>1<br>1 | | | 20<br>21 | \$ | 1<br>0 | 0 | 1 | 1 | 1 | 1 | | | | | | | | | | | | The **Syndrome Code Data** bits identify the column in which the error occurred. Refer to Table 3-3. The Syndrome Code is only valid for single-bit errors. Cromemco 68000 Board Family # Chapter 4 #### THE MSU MEMORY STORAGE UNIT #### INTRODUCTION Cromemco manufactures two types of MSU boards, each with a different storage capacity. The 256MSU board has a storage capacity of 256 Kbytes of RAM while the 512MSU has 512 Kbytes. These boards are realized as two (256MSU) and four (512MSU) rows of twenty-two 64 Kbit dynamic RAM chips. Each 16-bit data word has six additional bits associated with it. These bits are used by the MCU for error detection and correction. Table 4-1: 256MSU/512MSU SPECIFICATIONS Memory Capacity: 256MSU - 128K words of 22 bits (including 6 error detection bits) 256K bytes 512MSU - 256K words of 22 bits (including 6 error detection bits) 512K bytes Memory Type: 64K RAM 150 nanosecond access time Buses: Directly compatible with S-100/IEEE-696. The M bus connects MCU and MSU boards. Power Requirements: +8 volts @ 1.5 amps Operating Environment: 0 to 55 degrees C #### SETUP AND INSTALLATION #### Switch Settings All memory address switches on either a single 256MSU or 512MSU board in a system should be set to zero (off). This will address the board at zero. If more than one MSU board is used, the address switches should be set according to Table 4-2. Do not set the switches so that memory overlap occurs. | Table | 4-2: | MSII | SWITCH | SETTINGS | |-------|-------|-------|--------|--------------------------------------------------| | | X 4 0 | A A & | | (See 1 and | | Lower<br>Memory<br>Boundary | | 256MSU Switch<br>Bit | 512MSU Switch<br>Bit | | | | | |--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|--| | hex<br>(0000) | decimal<br>(K) | 123456 | 1 2 3 4 5 | | | | | | 00<br>04<br>08<br>0C<br>10<br>14<br>18<br>1C<br>20<br><br>F0<br>F4<br>F8<br>FC | 0<br>256<br>512<br>768<br>1024<br>1280<br>1536<br>1792<br>2048<br><br>15360<br>15616<br>15872<br>16128 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 1 1 0 0 0 0 0 0 0 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 | | | | | | *reserved for memory mapped I/O | | | | | | | | Figure 4-1: 256MSU SWITCH Figure 4-2: 512MSU SWITCH #### Jumper Selectable Options There are no jumper selectable options on either MSU board. #### Installation The MCU and MSU boards share a common cable and therefore must be installed in a physical group. The order or spacing is not important except for the positioning of the overhead M Bus cable. These boards may be installed as shown in Figure 4-3. When all MCU and MSU boards are installed, take the M bus cable and press it firmly onto the boards as shown in Figure 4-4. Up to two MSU boards can be used with a single MCU. Cromemco supplies a standard cable (part number 519-0150) with each MCU board for use in systems with one or two MSU boards. Figure 4-3: DPU, MCU, AND MSU BOARDS INSTALLED IN A STANDARD CROMEMCO SYSTEM Figure 4-4: INSTALLING THE M BUS CABLE # Chapter 5 # BUS SIGNALS AND I/O PORT CHARACTERISTICS #### S-100 BUS SIGNALS The introduction of a new CPU always causes some bus signals to be redefined, some to be deleted, and others to be added. The Z-80A, used in the new DPU central processor, was the heart of the last generation of Cromemco computers. Therefore, the Z-80A, has influenced signal redefinition very little. Major changes have occurred because the DPU uses two microprocessors, one of which is the new MC68000. Most of the new signals concern either board level switching between the two processors, the 16-bit data bus, the 24-bit address bus, or control differences. The signals of Cromemco's S-100 bus can be grouped into seven functional categories as follows. - 1. address - 2. control inputs - 3. control outputs - 4. data - 5. DMA data transfer control - 6. status - 7. utility Table 5-1 shows each S-100 bus connection, signal mnemonic, name, and function. A bus signal mnemonic not only indicates the signal purpose, but also the active state. Knowing the active state will reveal the logic, binary, and electrical states that are to be expected on a given signal line. When the mnemonic is followed by an asterisk, the signal is active low. Without the asterisk, the signal is active high. For example, if the signal is GAPK\* and the electrical state is low (a more negative voltage), the logic state is true and the binary state is 1. For an active high signal, such as GAPK, an electrical high (more positive voltage) is a logical true and a binary state of 1. | Pin<br>Number | Mnemonic | Signal<br>Name | Function | Pin<br>Number | Mnemonic | Signal<br>Name | Function | |----------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | 1<br>2<br>3<br>4<br>5 | +8V<br>+18V<br>XRDY | External Ready<br>undefined<br>undefined | CI<br>O<br>O | 51<br>52<br>53<br>54<br>55 | +8V<br>-18Vur<br>SLVCLR* | undefined<br>Slave Clear<br>undefined | 0<br>U | | 6<br>7<br>0<br>9<br>10 | | undefined<br>undefined<br>undefined<br>undefined<br>undefined | | 56<br>57<br>58<br>59<br>60 | SXTRQ*<br>A19<br>SIXTM* | undefined<br>undefined<br>Sixteen Request<br>Bxtended Address Bit 19<br>Sixteen Acknowledge | GI<br>V<br>S | | 11<br>12<br>13<br>14<br>15 | Als | undefined<br>Non-maskable Interrupt<br>Power Fail<br>undefined<br>Extended Address Dit 18 | CI<br>U<br>A | 61<br>62<br>63<br>64<br>65 | A20<br>A21<br>A22<br>A23<br>MREQ* | Extended Address Bit 20<br>Extended Address Bit 21<br>Extended Address Bit 22<br>Extended Address Bit 23<br>Memory Request | A<br>A<br>A<br>U | | 16<br>17<br>18<br>19<br>20 | A16<br>A17<br>SDSE*<br>CDSB* | Extended Address Bit 16<br>Extended Address Bit 17<br>Status Disable<br>Control Output Disable<br>Ground | A<br>A<br>DMA<br>DMA<br>U | 66<br>67<br>68<br>69<br>70 | RFSH*<br>MEMDSB*<br>MWRT | Refresh (Memory)<br>Memory Disable<br>Memory Write<br>undefined<br>Ground | υ | | 21<br>22<br>23<br>24<br>25 | ADSB*<br>DODSB*<br>->2<br>pstval* | undefined<br>Address Disable<br>Data Out Disable<br>System Clock<br>Status Valid Strobe | DMA<br>DMA<br>U<br>CO | 71<br>72<br>73<br>74<br>75 | Z80/68*<br>pRDY<br>pINT*<br>pHCLD*<br>RESET* | 280/MC68000 Processor Active<br>Ready<br>Interrupt Request<br>Hold<br>Keset (Bus Masters) | 0<br>CI<br>CI<br>CI<br>CO | | 26<br>27<br>28<br>29<br>30 | pHLDA<br>EXTAD*<br>A5<br>A4 | Hold Acknowledge<br>Extended Address Enable<br>undefined<br>Address Bit 5<br>Address Bit 4 | CO<br>U<br>A<br>A | 76<br>77<br>78<br>79<br>80 | psync<br>pwr±<br>pdbin<br>ao<br>al | Synchronize<br>Write<br>Data Bus In<br>Address Bit O<br>Address Bit 1 | CO<br>CO<br>CO<br>A<br>A | | 31<br>32<br>33<br>34<br>35 | A3<br>A15<br>A12<br>A9<br>DO1/D9 | Address Bir ,3<br>Address Bir 115<br>Address Bir 12<br>Address Bir 9<br>Data Out Bir 1/Data Bir 9 | A<br>A<br>A<br>A<br>D | 81<br>82<br>83<br>84<br>85 | A2<br>A6<br>A7<br>A8<br>A13 | Address Bit 2<br>Address Bit 6<br>Address Bit 7<br>Address Bit 8<br>Address Bit 13 | A<br>A<br>A<br>A | | 36<br>37<br>38<br>39<br>40 | D00/D8<br>810<br>D04/D12<br>D05/D13<br>D06/D14 | Data Out Bit 0/Data Bit 8<br>Address Bit 10<br>Data Out Bit 4/Data Bit 12<br>Data Out Bit 5/Data Bit 13<br>Data Out Bit 6/Data Bit 14 | D<br>A<br>D<br>D<br>D | 86<br>87<br>88<br>89<br>90 | A14<br>A11<br>D02/D16<br>D03/D11<br>D07/D15 | Address Bit 14<br>Address Bit 11<br>Data Out Bit 2/Data Bit 10<br>Data Out Bit 3/Data Bit 11<br>Data Out Bit 7/Data Bit 11 | A<br>A<br>D<br>D<br>D | | 41<br>42<br>43<br>44<br>45 | DT2/D2<br>DI3/D3<br>DI7/D7<br>sM1<br>sout | Data In Bit 2/Data Bit 2<br>Data In Bit 3/Data Bit 3<br>Data In Bit 7/Data Bit 7<br>Status Instruction Fetch<br>Status Output | n<br>D<br>S<br>S | 91<br>92<br>93<br>94<br>95 | DI4/D4<br>DI5/D5<br>DI6/D6<br>DI1/D1<br>DI0/D0 | Data In Bit 4/Data Bit 4<br>Data In Bit 5/Data Bit 5<br>Data In Bit 6/Data Bit 6<br>Data In Bit 1/Data Bit 1<br>Data In Bit 0/Data Bit 0 | 0<br>0<br>0<br>0<br>0 | | 46<br>47<br>48<br>49<br>50 | SINP<br>SMEMR<br>SHLTA<br>CLOCK | Status Input<br>Status Memody Read<br>Status Halt Acknowledge<br>Clock, 2 MHz<br>Ground | s<br>s<br>o<br>o | 96<br>97<br>98<br>99<br>100, | gINTA<br>sWO<br>ERROR*<br>POC* | Status Interrupt Acknowledge<br>Status Write Out<br>Error<br>Power On Clear<br>Ground | 5<br>5<br>U<br>U | Signal Function Categories: A=address, CI=control inputs, CO=control outputs, D=data, DMA=control for DMA data transfers, S=status, and U=utility, Table 5-1: S-100 BUS/DPU SIGNALS #### S-100 BUS/DPU SIGNAL DEFINITIONS The following list provides detailed definitions of each S-100 bus signal. Additional information about signal interaction with other boards may be obtained by consulting the appropriate board reference manual. ### Address Bus Signals The address bus, consisting of parallel signal paths of 24 bits, selects specific memory locations or I/O ports. The MC68000 drives all 24 bits directly. During Z-80A operation, the Z-80A drives the lower 16 bits and an auxiliary latch drives the upper 8. On power up or reset, the auxiliary latch is reset. Memory Addressing - Memory addressing uses 24 bits, A0 through A23, providing a 16 Mbyte address range. I/O Addressing - I/O addressing uses 8 bits, A0 through A7, allowing 1 of 256 ports to be selected. # Control Input Signals DPU control input signals are output by bus slaves such as peripheral interface boards and memory boards. These signals synchronize the operation of the DPU and a bus slave. External Ready - The XRDY signal synchronizes the response of a bus master to a bus slave. It can start and stop DPU operation. Hold or Bus Request - The pHOLD\* signal is a DMA bus request generated by the DMA controller of a bus slave. The CPU determines when the request shall be granted and, at the appropriate time, outputs the pHLDA signal. Interrupt Request - The pINT\* signal is initiated by a bus slave. Each board may output an interrupt request on this signal line connected to the DPU. The interrupts are serviced according to priorities established by the software and/or hardware. Non-Maskable Interrupt Request - In a manner similar to pINT\*, the NMI\* signal is initiated by a bus slave. The difference between the signals is that NMI\* cannot be masked by software and must be serviced by the DPU as soon as possible. Ready - The pRDY signal is active during normal microprocessor operation. The negation of pRDY is the wait-state request which indicates that an addressed memory board or peripheral is not ready for data transfer. Sixteen Acknowledge - The SIXTN\* signal indicates that a request for 16-bit data transfer has been granted and that the transfer may begin. Refer also to the sXTRQ\* status signal. # Control Output Signals The control output signals are output by the DPU to control data transfer and provide the required timing reference. Data Bus Input Strobe - The pDBIN read signal strobes data from the addressed slave onto the data bus. Hold Acknowledge - The pHLDA signal indicates to the board with the highest priority bus request that the DPU has relinquished control of the system bus and that DMA controlled data transfer may begin. Refer to the DMA control signals and pHOLD\*. Processor Active - The Z-80A/MC68000\* signal indicates which microprocessor is controlling the bus. When high, the Z-80A is in control; when low, the MC68000 is in control. Status Valid Strobe - The pSTVAL\* signal indicates that the address and status signals present on the bus are stable and valid. Refer to pSYNC and the status signals. Synchronization - The pSYNC signal indicates the start of a new bus cycle. Refer to pSTVAL\* and the status signals. Write - The pwR\* write signal strobes data from the data bus to the addressed slave. ### Data Bus Signals . \_ - The data bus consists of 16 parallel data lines. Under the control of the Z-80A, the bus is used as two unidirectional 8-line data buses. The data input lines, DIO through DI7, bring data to the DPU while the data output lines, DOO through DO7, transfer data from the DPU. Under the control of the MC68000, all 16 lines, D0 through D15, are used as a bidirectional data bus. Refer also to sXTRQ\*, SIXTN\*, and the control output signals. # DMA Control Signals The pHOLD\* signal is issued by a board when it requires control of the bus for DMA. The DPU acknowledges pHOLD\* with a pHLDA signal when it is ready to relinquish control of the bus. At the same time, the following signals disable the CPU bus buffers, effectively isolating the CPU from the bus and allowing the DMA controller to become the bus master. - l. Address Disable ADSB\* - 2. Control Output Disable CDSB\* - 3. Data Output Disable DODSB\* - 4. Status Disable SDSB\* ## Status Signals The following status signals identify the bus cycle in progress and indicate the purpose of the address currently on the bus. - 1. Memory read **smem**R - 2. Operating Instruction Code Fetch sMl - 3. Input sINP - 4. Output sour المتحاص والمحاج فالمتعملات والمحاص المحري - 5 Memory Write MWRT - 6. Write cycle sWO\* - 7. Interrupt Acknowledge sINTA - 8. Halt Acknowledge **sHLTA** - 9. Sixteen bit data bus request **sxTRO**\* The status signals are best defined in terms of the bus cycle each represents. Table 5-2 shows the electrical state of the status signal for each bus cycle. Status Bus Cycle Type Signal Op Code Memory Memory Interrupt Halt Output Input Acknowledge Fetch Write Acknowledge SMEMR SMl L H L L sWO\* H H L H H H L SOUT H L L L L L L MWRT L L L H L L L SINP L L L L H L L sINTA L L L L L Η L SHLTA L L L L L H sXTRQ\*(8-bit) Н H H Н H Н Х sXTRQ\*(16-bit) Table 5-2: STATUS SIGNAL STATES # Utility Signals Utility signals are necessary to the overall operation of the system. They include power supply and power supply status signals, the system clock, and generalized reset and error signals. +8 Volts Unregulated - This is the only supply voltage required for the DPU, MCU, and MSU boards. The +18 and -18 Volts Unregulated lines are available for other boards. Regulation of the supply voltage is performed on each board. **Grounds** - Signal grounds are connected together on the S-100/IEEE-696 bus. Phase 2 System Clock - The DPU generates the 0 2 4 MHz system clock signal. Clock - The 2 MHz CLOCK signal is independent of all other bus timing signals. It may be used by circuits to generate time periods or other functions requiring a fixed input frequency. Reset - The RESET\* signal resets all bus masters and slaves including the DPU. Slave Clear - The SLAVE CLR\* signal resets those bus slaves which monitor this signal. Power-On Clear - The POC\* signal is active only at the time that power is applied to the system. When active, POC\* issues the RESET\* and SLAVE CLR\* signals. Memory Disable - The MEMDSB\* signal inhibits operation of those memory boards capable of responding to this signal. Operation of Cromemco 64KZ boards will be inhibited by this signal while MSU boards will not be affected. **Memory Request** - The MREQ\* signal indicates that the address on the bus is valid for a memory read or write function. Refresh - The RFSH\* signal indicates when the Z-80A is performing a refresh cycle. #### M BUS SIGNAL DEFINITIONS The M bus, along with the S-100 bus, provides parallel connections between the MCU and MSU boards. Control, refresh addresses, data, and utility signals are sent from the MCU to the MSU boards. Status and data signals are returned to the MCU by the MSU boards. Table 5-3 lists each M bus signal and indicates its function. The following list provides detailed definitions of each M bus signal. #### Address and Data Signals Refresh Address Lines - The MCU places the refresh address on the RFSH AO through RFSH A7 lines. Refer to the RFSH signal. RAM Data - The RDO through RD15 data lines are bidirectional. Data is transferred between the S-100 bus and MSU boards via the MCU board and the M bus. Refer to the EN DIAG DATA\* and EN RAM DATA\* signals. Check Bit Data - The data on the CHECK BIT 0 through CHECK BIT 5 data lines is calculated from a 16-bit data word being written to memory. The data on these lines is written to the six error detection bits associated with each word in memory. During the memory read cycle, this data is compared to the check bits calculated from the retrieved data word to determine if an error occurred. Table 5-3: M BUS SIGNALS | Pin<br>Number | Mnemonic | Signal<br>Name | Function | |----------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------| | 1<br>2<br>3<br>4<br>5 | GND<br>RFSH A3<br>RFSH A7<br>RFSH A2<br>RFSH A6 | Ground Refresh Address Bit 3 Refresh Address Bit 7 Refresh Address Bit 2 Refresh Address Bit 6 | U<br>A, U<br>A, U<br>A, U<br>A, U | | 6<br>7<br>8<br>9<br>10 | RFSH A1<br>RFSH A5<br>RFSH A0<br>RFSH A4<br>RESET* | Refresh Address Bit 1<br>Refresh Address Bit 5<br>Refresh Address Bit 0<br>Refresh Address Bit 4<br>Reset | A, U<br>A, U<br>A, U<br>U | | 11<br>12<br>13<br>14<br>15 | RD0<br>RD1<br>RD2<br>RD3<br>RD4 | Ram Data Bit 0 Ram Data Bit 1 Ram Data Bit 2 Ram Data Bit 3 Ram Data Bit 4 | D<br>D<br>D<br>D | | 16<br>17<br>18<br>19<br>20 | RD5<br>RD6<br>RD7<br>RD15<br>RD8 | Ram Data Bit 5<br>Ram Data Bit 6<br>Ram Data Bit 7<br>Ram Data Bit 15<br>Ram Data Bit 8 | D<br>D<br>D<br>D | | 21<br>22<br>23<br>24<br>25 | RD14<br>RD9<br>RD13<br>RD10<br>RD12 | Ram Data Bit 14 Ram Data Bit 9 Ram Data Bit 13 Ram Data Bit 10 Ram Data Bit 12 | D<br>D<br>D<br>D | | 26<br>27<br>28<br>29<br>30 | RD11<br>MSU SEL*<br>+5<br>RFSH<br>+5 | Ram Data Bit 11<br>MSU Select<br>+5 Volts<br>Refresh<br>+5 Volts | D<br>S<br>U<br>U | | 31<br>32<br>33<br>34<br>35 | COLUMN* GND ROW* GND ENRAS* | Column Address Enable<br>Ground<br>Row Address Enable<br>Ground<br>Enable Row Address Strobe | С<br>U<br>С | | 36<br>37<br>38<br>39<br>40 | GND<br>CAS<br>GND<br>ENRAM DATA*<br>GND | Ground<br>Column Address Strobe<br>Ground<br>Enable Ram Data<br>Ground | о<br>С<br>С | | 41<br>42<br>43<br>44<br>45 | WRITE/(READ*) GND CHECK BIT 1 CHECK BIT 4 CHECK BIT 3 | Write/Read Enable<br>Ground<br>Check Bit 1<br>Check Bit 4<br>Check Bit 3 | C<br>U<br>D<br>D | | 46<br>47<br>48<br>49<br>50 | CHECK BIT 5<br>CHECK BIT 2<br>CHECK BIT 0<br>EN DIAG DATA*<br>GND | Check Bit 5<br>Check Bit 2<br>Check Bit 0<br>Enable Diagnostic Data<br>Ground | ם<br>ם<br>ם<br>כ<br>ט | # Control Signals Reset - The RESET\* signal is derived from the system reset by the MCU. It is not used. MSU Select - The MSU SEL\* status signal is output by the selected MSU board, acknowledging that it has been selected for data transfer. Refresh - The RFSH control signal is output by the MCU during a refresh cycle. This signal causes the refresh address to be placed on the address inputs of the RAM chips and the Row Address Strobes to be issued to all RAM chips on all MSUs simultaneously when the EN RAS\* strobe is received. Column Address Enable - The COLUMN\* signal enables the buffers for address lines AlO through Al7 on the 256MSU and All through Al8 on the 512MSU. This address is latched into the column address inputs of each memory chip. The column address, along with the row address, selects 1 bit of 64 Kbits. Row Address Enable - The ROW\* signal enables the buffers for address lines A2 through A9 on the 256MSU and A3 through A10 on the 512MSU. This address is latched into the row address inputs of each memory chip. The row address, along with the column address, selects 1 bit of 64 Kbits. Enable Row Address Strobe - The EN RAS\* strobe causes the chip row address strobe (RAS) to be output to a row of memory chips. Address bit Al selects 1 row of 2 to be strobed on the 256MSU. Address bits Al and A2 select 1 row of 4 to be strobed on the 512MSU. In the refresh mode, RFSH selects all chip rows and EN RAS\* causes them to be strobed simultaneously. Strobing RAS latches the row address into the RAM chip. Column Address Strobe - The CAS signal asserts the column address strobe of each RAM chip. Enable RAM Data - The EN RAM DATA\* signal enables the RAM data bus buffers on the MSU involved in the memory operation. Write - The WRITE signal causes the individual write signals to be issued to the memory chips. - - - - Enable Diagnostic Data - The EN DIAG DATA\* signal inhibits the RDO through RD7 buffers and enables the diagnostic ROM. # I/O PORT CHARACTERISTICS The following is a list of I/O port addresses and their functions. # 44h Out: Control The Control Write byte sends control data from the CPU to the MCU. D7-D2 - These bits must be zero. Dl Enable Error Detection and Correction (EN EDAC) - This bit enables the error detection and correction circuits on the MCU board. DO Enable Diagnostic (EN DIAG) - This bit enables the diagnostic function of the memory system. #### 44h In: Status The CONTROL READ byte sends status information from the MCU to the CPU. D7 Error - Indicates that an error has been detected. When this bit is on, the red LED on the MCU will be lit. D6 Unused - This bit will read as zero. D5-D4 Chip Row ID - These signals identify the row containing the chip which generated the error. The 256MSU, having only two rows of chips, uses only D4 to identify the row while the 512MSU uses both D5 and D4. Refer to Chapter 3, Error Logging. D3-D2 - not used and the contract of contra Dl Error Circuit Status - This signal indicates that the error detection and correction circuits are enabled. DO Diagnostic Circuit Status - This signal indicates that the diagnostic circuits are enabled. Cromemco 68000 Board Family 5. Bus Signals and I/O Port Characteristics # 45h In: Syndrome Code The **Syndrome Read** byte contains information pertinent to an error condition. D7 Diagnostic Circuit Status at Error - This bit indicates the diagnostic circuits were enabled when the error occurred. A logical false indicates that the error occurred under normal operation. D6 Error Status - This bit indicates that the error was a single error; a logical false indicates a double error. D5-D0 Syndrome Code Data - These data bits identify the chip column in which the error occurred. Refer to Chapter 3, Error Logging. 45h Out: Clear Error The **Clear Error** command clears bit D7 of the Control Read status word. This byte should be set to all zeroes. 46h In: MSU ID The Error Address READ byte identifies the MSU board containing the memory chip in which an error occurred. Refer to Chapter 3, Error Logging. 46h Out: not used 47h In: not used 47h Out: not used FFh Out: MC68000/z-80A Switch The MC68000/Z-80A Switch Output Byte enables either the MC68000 or the Z-80A microprocessor on the DPU. When one is enabled, the other is disabled. Refer to Chapter 2, Microprocessor Selection. the control of co D7-D1 - not used DO Microprocessor Selection Switch - When set, this bit turns the MC68000 on. When reset, it turns the Z-80A on. #### INTERRUPT VECTOR TRANSLATION The interrupt vectors supplied by system devices must be translated into vectors that can be properly interpreted by the MC68000. The following equation shows the mathematical relationship between the device vector and the vector that is received by the MC68000. After translation, all device generated vectors fall within the user interrupt area of the MC68000 vector table. $Vh_{68000} = INT (Vh_{DEVICE}/2) + 40h$ #### Where: Vh 68000 = the hexadecimal equivalent of the binary vector input to the MC68000, INT = the integer (whole number without the fraction) of the portion of the equation within the parentheses, Vh DEVICE = the hexadecimal vector output by the board or device within the system, 40h = hexadecimal 40. The following table shows vector translation examples. | If Vh <sub>DEVICE</sub> is | then <sup>Vh</sup> 68000 is | |----------------------------|-----------------------------| | 0h or 1h | 40h | | Ch or Dh | 46h | | 7Eh or 7Fh | 7Fh | | FEh or FFh | BFh | # Cromemco 68000 Board Family A. Limited Warranty # Appendix A # LIMITED WARRANTY Cromemco, Inc. ("Cromemco") warrants this product against defects in material and workmanship to the original purchaser for ninety (90) days from the date of purchase, subject to the following terms and conditions. ## What Is Covered By This Warranty: During the ninety (90) day warranty period Cromemco will, at its option, repair or replace this Cromemco product or repair or replace with new or used parts any parts or components, manufactured by Cromemco, which prove to be defective, provided the product is returned to an Authorized Cromemco Dealer as set forth below. #### How To Obtain Warranty Service: You should immediately notify IN WRITING your Authorized Cromemco Dealer or Cromemco of problems encountered during the warranty period. In order to obtain warranty service, first obtain a return authorization number by contacting the Authorized Cromemco Dealer from whom you purchased the product. Then attach to the product: - 1. Your name, address and telephone number, - 2. the return authorization number, - 3. a description of the problem, and - 4. proof of the date of retail purchase. Ship or otherwise return the product, transportation and insurance costs prepaid, to the Authorized Cromemco Dealer. If you are unable to receive warranty repair from the Authorized Cromemco Dealer from whom you purchased the product, you should contact Cromemco Customer Support at: Cromemco, Inc., 280 Bernardo Ave., Mountain View, Ca. 94043. #### What Is Not Covered By This Warranty: Cromemco does not warrant any products, components or parts not manufactured by Cromemco. This warranty does not apply if the product has been damaged by accident, abuse, misuse, modification or misapplication; by damage during shipment; or by improper service. This product is not warranted to operate satisfactorily with peripherals or products not manufactured by Cromemco. Transportation and insurance charges incurred in transporting the product to and from the Authorized Cromemco Dealer or Cromemco are not covered by this Warranty. ## Exclusion of Liability, Damages, and Other Warranties: THIS WARRANTY IS IN LIEU OF ALL OTHER WARRANTIES, WHETHER ORAL OR WRITTEN, EXPRESS OR IMPLIED. ANY IMPLIED WARRANTIES, INCLUDING IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE, ARE LIMITED IN DURATION TO NINE-TY (90) DAYS FROM THE DATE OF PURCHASE OF THIS PRODUCT. CROMEMCO SHALL NOT BE LIABLE FOR INCIDENTAL AND/OR CONSEQUENTIAL DAMAGES FOR THE BREACH OF ANY EXPRESS OR IMPLIED WARRANTY, INCLUDING DAMAGE TO PROPERTY AND, TO THE EXTENT PERMITTED BY LAW, DAMAGES FOR PERSONAL INJURY, EVEN IF CROMEMCO HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. THE AGENTS, DEALERS, AND EMPLOYEES OF CROMEMCO ARE NOT AUTHORIZED TO MAKE MODIFICATIONS TO THIS WARRANTY, OR ADDITIONAL WARRANTIES BINDING ON CROMEMCO ABOUT OR FOR PRODUCTS SOLD OR LICENSED BY CROMEMCO. ACCORDINGLY, ADDITIONAL STATEMENTS WHETHER ORAL OR WRITTEN EXCEPT SIGNED WRITTEN STATEMENTS FROM AN OFFICER OF CROMEMCO DO NOT CONSTITUTE WARRANTIES AND SHOULD NOT BE RELIED UPON. SOFTWARE, TECHNICAL INFORMATION AND FIRMWARE IS LICENSED ONLY BY A SEPARATE AGREEMENT ON AN "AS IS" BASIS. #### Limitation on Statute of Limitation and Transferability: This warranty and the statute of limitations shall run concurrently with any acceptance period. This warranty is not transferable. No suit, litigation, or action shall be brought based on the alleged breach of this warranty or implied warranties more than one year after the date of purchase in those jurisdictions allowing such a limitation, otherwise no such action shall be brought more than one year after the expiration of this warranty. #### Other Important Provisions: Some states do not allow the exclusion or limitation of incidental or consequential damages or limitations on how long an implied warranty lasts, so the above limitation or exclusion may not apply to you. This warranty shall not be applicable to the extent that any provision of this warranty is prohibited by any federal, state or municipal law which cannot be preempted. This warranty gives you specific legal rights, and you may also have other rights which vary from state to state. Cromemco 68000 Board Family 38 Cromemco 68000 Board Family Index 256msu, 21, 22 512msu, 21, 23 64 kbit ram, 21 64kz, 14 8-bit cromix, 6 address bus, 27 bus cycle, 29, 30 bus signal mnemonics, 25 cdos, 6, 14 chip row id, 17, 34 cpu selection, 9, 13 cromix, 13, 14 d-series cromix, 6 double-bit errors, 15 enable diagnostic, 34 enable error detection and correction, 34 error circuit status, 34 error detection, correction, logging, 15, 17 error location, 15, 17, 18, 19 errors, 15 graphics, 14 hard disk, 14 hard disk system, 9, 10 horizontal memory, 6 i/o addressing, 27 i/o port addresses, 34, 35 ieee-696, 1 in instructions, 6 installation, 5, 16, 23 interrupt vector, 36 jumpers, 4, 5, 16, 23 m bus cable, 23, 24 m-bus defined, 31 m-bus, address, 31 m-bus, control, 31, 33 m-bus, data, 31 mc68000, 3, 25 mcu, 15, 23 memory addressing, 27 memory configurations, 6 microprocessor selection, 1, 7 msu, 23 msu id, 17, 35 msu switch, 22, 23, 24 out instructions, 6 port ffh, 8 power up address, 5 ram, 21 s-100 address bus, 27 s-100 bus, 1 s-100 control bus, 27, 28 s-100 data bus, 28 s-100 dma bus, 29 s-100 status bus, 29 s-100 utility bus, 30, 31 sdi, 14 sdi/48ktp, 6 signal mnemonics defined, 25 single-bit errors, 15 switch, 22, 23 switch, mc68000/z-80a, 35 switches, 4, 16, 22, 23 syndrome code, 18, 35 vertical memory, 6 wdi, 6, 10 wdi-ii, 9, 10, 13 Cromemco 68000 Board Family Index z-80a, 3, 6, 25 zpu, 3 | 7 | | | |---|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |